w11 - vhd 0.794
W11 CPU core and support modules
Loading...
Searching...
No Matches
sim Architecture Reference
Architecture >> sim

Processes

proc_stim 

Signals

CE_N  slbit := ' 1 '
OE_N  slbit := ' 1 '
WE_N  slbit := ' 1 '
ADDR  slv19 := ( others = > ' 0 ' )
DATA  slv8 := ( others = > ' 0 ' )

Instantiations

uut  is61wv5128bll <Entity is61wv5128bll>

Detailed Description

Definition at line 34 of file tb_is61wv5128bll.vhd.

Member Function/Procedure/Process Documentation

◆ proc_stim()

proc_stim

Definition at line 53 of file tb_is61wv5128bll.vhd.

Member Data Documentation

◆ CE_N

CE_N slbit := ' 1 '
Signal

Definition at line 36 of file tb_is61wv5128bll.vhd.

◆ OE_N

OE_N slbit := ' 1 '
Signal

Definition at line 37 of file tb_is61wv5128bll.vhd.

◆ WE_N

WE_N slbit := ' 1 '
Signal

Definition at line 38 of file tb_is61wv5128bll.vhd.

◆ ADDR

ADDR slv19 := ( others = > ' 0 ' )
Signal

Definition at line 39 of file tb_is61wv5128bll.vhd.

◆ DATA

DATA slv8 := ( others = > ' 0 ' )
Signal

Definition at line 40 of file tb_is61wv5128bll.vhd.

◆ uut

uut 61wv5128bll
Instantiation

Definition at line 51 of file tb_is61wv5128bll.vhd.


The documentation for this design unit was generated from the following file: